

Received 4 November 2023, accepted 4 December 2023, date of publication 28 December 2023, date of current version 8 January 2024.

Digital Object Identifier 10.1109/ACCESS.2023.3347750

# **RESEARCH ARTICLE**

# **Non-Isolated Zeta PWM DC-DC Power Converter Analysis for CCM Including Parasitics**

MARIAN K. KAZIMIERCZUK<sup>D1</sup>, (Life Fellow, IEEE), FABIO CORTI<sup>D2</sup>, (Member, IEEE), GABRIELE MARIA LOZITO<sup>D2</sup>, (Member, IEEE), AND ALBERTO REATTI<sup>D2</sup>, (Member, IEEE) <sup>1</sup>Department of Electrical Engineering, Wright State University, Dayton, OH 45435, USA

<sup>2</sup>Department of Electrical Engineering, Wright State University, Dayton, OH 45435, USA <sup>2</sup>Department of Information Engineering, University of Florence, 50139 Florence, Italy

Corresponding author: Fabio Corti (fabio.corti@unifi.it)

**ABSTRACT** This paper presents a theoretical circuit analysis for the non-isolated PWM DC-DC Zeta converter, operated at CCM (Continuous Conduction Mode) in steady-state conditions. The analysis derives the voltage and current waveforms for both current and voltages in the converter, and determines the DC voltage conversion ratio. The boundary between CCM and DCM modes is derived, as well as the expressions to determine the values of the four reactive components of the converter. The expression resulting in the maximum voltages across the mosfet and diode are determined. The expressions giving the maximum, average and *rms* values of the currents associated to all the converter devices were also derived as well as the expressions of power losses due to parasitic elements in the converter circuit, and, therefore, the converter efficiency, which also included the switching losses. To validate the proposed theoretical analysis, the converter is studied both using a time-domain circuit simulation software, and building an experimental circuit utilized for practical measurements. Theoretical results were in good agreement with simulation and experimental results.

**INDEX TERMS** Zeta DC-DC converter, dual SEPIC converter, PWM converter, step-down converter, stepup converter, non-inverting and non-isolated converter, power losses, efficiency, continuous conduction mode.

## I. INTRODUCTION

The non-isolated Zeta DC-DC PWM converter is a noninverting step-down and step-up converter, which has been introduced for the first time in [1]. This circuit is also referred in the literature as "dual SEPIC" [2] and [3]. One of its properties is the continuous output current, which makes this converter an attractive circuit in many energy-conversion applications, such as battery or supercapacitors charging applications. Parasitic parameters of converter components limit the voltage step-up capability of basic dc-dc converters at high duty cycles, preventing traditional dc-dc converters to be applied in certain applications, like renewable energy generation systems.

An insulated version of the Zeta converter is proposed in [4].

Several applications of this circuit, also combined with other power converters, are shown in the literature, but these papers neglect the analysis of the single Zeta converter circuit. Paper [5] deals with a transformerless buck-boost converter based on a ZETA converter and, there, the analysis is focused on the introduced buck-boost converter rather than the Zeta one. In [6], the adaptive sliding-mode control is applied to the circuit introduced in [5]. The basic Zeta topology analyzed in this paper is combined with a coated circuit in [7] to achieve a high output voltage gain. Also, this paper neglects the analysis of the Zeta converter and focuses the investigations on the reduction of voltage stress on the semiconductor devices. One more high gain circuit, the Zeta converter is shown in [8], which proposes a new topology obtained from the combination of an Isolated Zeta Converter and a Quadratic-Boost Converter, whose results are suitable for application in PV plants. One more application of the Zeta converter to PV plants, where high gains are required,

The associate editor coordinating the review of this manuscript and approving it for publication was Sonia F. Pinto<sup>(b)</sup>.

is given in [9]. Other papers, [10] and [11], apply the Zeta converter for PFC applications, even if these papers deal with the so-called SEPIC topology rather than the Zeta converter as proposed in [1]. Note that the SEPIC converter is largely investigated in [12], [13], [14], and [15]. Some dynamical modeling of the Zeta converter, based on a state-space averaging technique, is given in [16] and [17]. A small-signal modeling of the dc-dc Zeta converter power stage, operating in continuous-conduction mode, is addressed in [3] by using the circuit averaging technique. Finally, reliability of the Zeta converter has been investigated in [18].

However, a detailed analysis of this converter for steady-state operation and design equations are still missing in the literature. Some efforts have been spent in [19], where the circuit analysis is addressed, but with some limitations, such as the design of the output filter, which is not as accurate as that provided in [20]. An accurate loss analysis is missing as well as, the efficiency effect on the DC voltage transfer function and, then, on the duty cycle. As a result, the design equations provided in [19] are largely approximated.

The purpose of this paper is to overcome the abovementioned limitations and provide the readers and designers with an accurate understanding of the converter operation and its limitations. The design equations are analytically derived, including the circuit device parasitic components. The effect of both conduction losses and power mosfet switching losses on the converter operation are investigated and accurately described. Theoretical derivations are utilized in a design example, which has been used to size a circuit. The designed converter was simulated, built, and experimentally tested. The results of the derivations were confirmed by the measurements made in the operating experimental circuits.



FIGURE 1. Circuit of the non-isolated Zeta dc-dc PWM power converter.

### **II. WAVEFORMS**

The waveform of the Zeta converter operated in CCM are derived under the following assumptions:

- 1) All the components are ideal, i.e. all the parasitic resistances ( $r_{DS} = r_F = r_{L1} = r_{L2} = r_{C1} = r_{C2} = 0$ , and diode offset voltage  $V_F = 0$ ). Also, the switching times of the mosfet and the diode are zero.
- 2) The ripple voltage of capacitors  $C_1$  and  $C_2$  are low enough so that the voltages across these capacitors can be regarded as constant, i.e.,  $v_{C1} = V_0$  and  $v_{C2} = V_0$ .

For  $0 < t \leq DT$ , the mosfetis on and the diode is off. Hence,  $v_{DS} = 0$  and  $i_D = 0$ . The voltage drop across



FIGURE 2. Idealized current and voltage waveforms of a non-isolated Zeta converter.

inductor  $L_1$  is

$$v_{L1} = V_I = L_1 \frac{di_{L1}}{dt} \tag{1}$$

and the current waveform through the inductor  $L_1$  is

$$i_{L1} = \frac{1}{L_1} \int_0^t v_{L1} dt + i_{L1} (0) = \frac{1}{L_1} \int_0^t V_I dt + i_{L1} (0)$$
$$= \frac{V_I}{L_1} t + i_{L1} (0).$$
(2)

At t = DT,

$$i_{L1}(DT) = \frac{V_I}{L_1}DT + i_{L1}(0)$$
(3)

and the ripple current through inductor  $L_1$  is

$$\Delta i_{L1} = i_{L1}(DT) - i_{L1}(0) = \frac{DV_I}{f_s L_1} = \frac{(1-D)V_O}{f_s L_1}.$$
 (4)

The energy stored in the magnetic field in inductor  $L_1$  increases with the time like a parabola

$$w_{L1} = \frac{1}{2}L_1 i_{L1}^2(t) = \frac{1}{2}L_1 \left[\frac{V_I}{L_1}t + i_{L1}(0)\right]^2.$$
 (5)

The voltage across the coupling capacitor  $C_1$  for the entire cycle is  $v_{C1} \approx V_{C1} \approx V_O$  if the ripple of this voltage is very low as compared with  $V_O$ . From KVL,

$$v_{L2} = v_{C2} + V_I - V_O \approx V_O + V_I - V_O = V_I = L_2 \frac{di_{L2}}{dt}, \quad (6)$$

yielding the current waveform through the inductor  $L_2$ 

$$i_{L2} = \frac{1}{L_2} \int_0^t v_{L2} dt + i_{L2} (0) = \frac{1}{L_2} \int_0^t V_I dt + i_{L2} (0) .$$
  
=  $\frac{V_I}{L_2} t + i_{L2} (0).$  (7)

At t = DT,

$$i_{L2}(DT) = \frac{V_I}{L_2}DT + i_{L2}(0),$$
 (8)

resulting in the current ripple of  $L_2$ 

$$\Delta i_{L2} = \frac{V_I}{L_2} DT = \frac{DV_I}{f_s L_2}.$$
(9)

This gives the maximum ripple current in inductor  $L_2$ 

$$\Delta i_{L2max} = \frac{D_{min} V_{Imax}}{f_s L_2}.$$
 (10)

The energy stored in the magnetic field in inductor  $L_2$  increases with the time as a second-order function

$$w_{L2} = \frac{1}{2}L_2 i_{L2}^2(t) = \frac{1}{2}L_2 \left[\frac{V_I}{L_2}t + i_{L2}(0)\right]^2.$$
 (11)

The switch current waveform is

$$i_{S} = i_{L1} - i_{C1} = i_{L1} + i_{L2}$$

$$= \frac{V_{I}}{L_{1}} + i_{L1} (0) + \frac{V_{I}}{L_{2}} + i_{L2} (0)$$

$$= V_{I} \left( \frac{1}{L_{1}} + \frac{1}{L_{2}} \right) + i_{L1} (0) + i_{L2} (0)$$

$$= \frac{V_{I}}{L_{p}} + i_{L1} (0) + i_{L2} (0), \qquad (12)$$

where

$$\frac{1}{L_p} = \frac{1}{L_1} + \frac{1}{L_2} = \frac{L_1 + L_2}{L_1 L_2}.$$
 (13)

The switch current ripple is

$$\Delta i_{S} = \Delta i_{L1} + \Delta i_{L2} = \frac{V_{I}}{L_{1}}DT + \frac{V_{I}}{L_{2}}DT = \frac{DV_{I}}{f_{s}L_{P}}.$$
 (14)

The inverse diode voltage is

$$v_{KA} = -v_D = v_{L2} + V_O \approx V_I + V_O.$$
(15)

Fig. 2 shows the idealized current and voltage waveform of a non-isolated Zeta converter.

## A. TIME INTERVAL $DT < T \leq T$

For  $DT < t \le T$ , the mosfet is off and the diode is on. Hence,  $i_S = 0$  and  $v_D = 0$ . The voltage drop across inductor  $L_1$  is

$$v_{L1} = -v_{C1} \approx V_O = L_1 \frac{di_{L1}}{dt},$$
 (16)

which gives the current waveform through inductor  $L_1$ 

$$i_{L1} = i_{C1} = \frac{1}{L_1} \int_{DT}^{t} v_{L1} dt + i_{L1} (DT)$$
  
=  $\frac{1}{L_1} \int_{DT}^{t} -(V_O) dt + i_{L1} (DT)$   
=  $-\frac{V_O}{L_1} (t - DT) + i_{L1} (DT)$   
=  $-\frac{V_O}{L_1} (t - DT) - \frac{DTV_O}{L_1} + i_{L1} (0).$  (17)

The magnetic energy stored in the magnetic field in inductor  $L_1$  decreases with the time as a second-order function

$$w_{L1} = \frac{1}{2} L_1 i_{L1}^2(t)$$
  
=  $\frac{1}{2} L_1 \left[ -\frac{V_O}{L_1} (t - DT) - \frac{DTV_O}{L_1} + i_{L1} \right]^2.$  (18)

The drain-to-source voltage is

$$v_{DS} = V_I - v_{L1} \approx V_I - (-V_O) = V_I + V_O.$$
(19)

The voltage across inductor  $L_2$  is

$$v_{L2} \approx -V_O = L_2 \frac{di_{L2}}{dt},\tag{20}$$

producing the current through this inductor is given by

$$i_{L2} = \frac{1}{L_2} \int_{DT}^{t} v_{L2} dt + i_{L2} (DT)$$
  
=  $\frac{1}{L_2} \int_{DT}^{t} -(V_0) dt + i_{L2} (DT)$   
=  $-\frac{V_0}{L_2} (t - DT) + i_{L2} (DT)$   
=  $-\frac{V_0}{L_2} (t - DT) - \frac{DTV_0}{L_2} + i_{L2} (0).$  (21)

The magnetic energy stored in the magnetic field in inductor  $L_2$  decreases with time

$$w_{L2} = \frac{1}{2}L_2 i_{L2}^2(t)$$
  
=  $\frac{1}{2}L_1 \left[ -\frac{V_O}{L_2} (t - DT) - \frac{DTV_O}{L_1} + i_{L2} (0) \right]^2$ . (22)

The diode current is expressed as

$$i_{D} = i_{L1} + i_{C1} = i_{L1} + i_{L2}$$

$$= -\frac{V_{O}}{L_{1}} (t - DT) + i_{L1} (DT) - \frac{V_{O}}{L_{2}} (t - DT) + i_{L2} (DT)$$

$$= -\frac{V_{O}}{L_{p}} (t - DT) + i_{L1} (DT) + i_{L2} (DT) .$$
(23)

The diode and switch ripple currents are the same and expressed as follows:

$$\Delta i_D = \Delta i_S = \Delta i_{L1} + \Delta i_{L2} (DT) = \frac{DV_I}{f_s L_p} = \frac{(1-D)V_O}{f_s L_p}.$$
(24)

#### **III. DC VOLTAGE CONVERSION RATIO**

In a DC-DC PWM converter operating in steady state, the balance of the magnetic linkage of inductor  $L_1$  is  $|\Delta \lambda_{L1}^+| = |\Delta \lambda_{L1}^-|$ . Hence, using the volt-second balance for the voltage across inductor  $L_1$  or  $L_2$ , one obtains

$$DTV_I = (1 - D)TV_O, \tag{25}$$

which results in the dc conversion voltage ratio of the lossless Zeta converter

$$M_{VDC} \equiv \frac{V_O}{V_I} = \frac{V_{KA}}{V_{DS}} = \frac{I_I}{I_O} = \frac{I_{DS}}{I_D} = \frac{I_{DS}}{I_{L2}} = \frac{D}{D'} = \frac{D}{1-D}.$$
 (26)

Hence, duty cycle of the lossless Zeta converter required for achieving a desired  $M_{VDC}$  is

$$D = \frac{M_{VDC}}{M_{VDC} + 1}.$$
(27)

Fig. 3 shows the dc voltage transfer function as a function of the duty cycle *D* for lossless converter ( $\eta = 100\%$ ).



**FIGURE 3.** DC voltage transfer function  $M_{VDC} = D/(1 - D)$  as a function of the duty cycle *D* for non-isolated Zeta converter at efficiency  $\eta = 100\%$ .

The converter efficiency is

$$\eta \equiv \frac{P_O}{P_I} = \frac{I_O V_O}{I_I V_I} = M_{IDC} M_{VDC} = \frac{M_{VDC(lossy)}}{M_{VDC(lossless)}}.$$
 (28)

Therefore, the dc voltage transfer function of the real lossy Zeta converter is reduced by the converter efficiency

$$M_{VDC(lossy)} = \frac{V_O}{V_I} = \eta M_{VDC(lossless)} = \eta \frac{D}{(1-D)}$$
(29)

and the required duty cycle for the lossy Zeta converter is

$$D = \frac{M_{VDC}}{M_{VDC} + \eta}.$$
(30)

#### **IV. BOUNDARY BETWEEN CCM AND DCM**

The peak-to-peak inductor ripple currents at the boundary between CCM and DCM modes are

$$\Delta i_{L1} = \frac{(1-D)V_0}{f_s L_1}$$
(31)

and

$$\Delta i_{L2} = \frac{(1-D)V_O}{f_s L_2}.$$
(32)

At the CCM/DCM boundary, the diode current at the end of the cycle is  $i_D(T) = 0$ . The peak diode current occures at t = DT and is given by

$$\Delta i_D = i_D (DT) = \Delta i_{L1} + \Delta i_{L2}$$
  
=  $\frac{(1-D) V_O}{f_s L_1} + \frac{(1-D) V_O}{f_s L_2} = \frac{(1-D) V_O}{f_s L_p}.$  (33)

The average diode current over the cycle is equal to the dc load current. The load current at the boundary CCM/DCM is

$$I_{OB} = \frac{1}{T} \frac{(1-D)T\Delta i_D}{2} = \frac{V_O(1-D)^2}{2f_s L_p},$$
 (34)

where it is assumed that the converter is operated at a constant output voltage. Fig. 4 shows the normalized load current  $I_O/(V_O/2f_sL_p)$  as a function of the duty cycle D for the lossless non-isolated Zeta converter at  $\eta = 100\%$ .

The load resistance at the boundary between CCM and DCM is

$$R_{LB} = \frac{V_O}{I_{OB}} = \frac{2f_s L_p}{(1-D)^2}.$$
(35)

Fig. 4 shows the normalized load resistance  $R_{LB}/2f_sL_p$  as a function of the duty cycle *D* for loss-less non-isolated Zeta converter at  $\eta = 100\%$ .



**FIGURE 4.** Normalized load current  $I_O/(V_O/2f_sL_P)$  as a function of the duty cycle *D* for lossless non-isolated Zeta converter at efficiency  $\eta = 100\%$ .

From (35), the Zeta converter operates in the continuousconduction mode for the total inductance given by

$$L_p > L_{pmin} = \frac{L_1 L_2}{L_1 + L_2} = \frac{V_O (1 - D)^2}{2f_s I_{Omin}},$$
 (36)

which, for at D = 0.5, results in

$$L_{pmin} = 0.125 \frac{V_O}{f_s I_{Omin}}.$$
(37)



**FIGURE 5.** Normalized load resistance  $R_L/2f_sL_p$  as a function of the duty cycle *D* for loss-less non-isolated Zeta converter at efficiency  $\eta = 100\%$ .

Let  $L_2 = aL_1$ . Then

$$L_p = \frac{L_1 L_2}{L_1 + L_2} = \frac{L_1 (aL_1)}{L_1 + aL_2} = \frac{a}{a+1} L_1, \qquad (38)$$

yielding the inductances

$$L_1 = \left(\frac{1}{a} + 1\right) L_p \tag{39}$$

and

$$L_2 = (a+1)L_p.$$
 (40)

For a converter operated a constant dc input voltage  $V_I$ , the combination of (34) and (27)

$$I_{OB} = \frac{V_O(1-D)^2}{2f_s L_p} = \frac{V_I D(1-D)}{2f_s L_p},$$
(41)

which produces the minimum inductance for CCM at a constant input voltage  $V_I$ 

$$L_{pmin} = \frac{V_I D(1-D)}{2 f_s I_{Omin}}.$$
(42)

For D = 0.5,

$$L_{pmin} = 0.125 \frac{V_I}{f_s I_{Omin}}.$$
(43)

#### **V. MAXIMUM VOLTAGES AND CURRENTS**

The maximum voltage of the drain-to-source voltage and the maximum reverse diode voltage are

$$V_{DSmax} = V_{Dmax} = V_{Imax} + V_O = \frac{V_O}{D_{min}}.$$
 (44)

It is assumed above that the dc output voltage  $V_O$  is fixed, like in many applications of DC-DC converters. If the output voltage  $V_O$  varies, the maximum dc output voltage  $V_{Omax}$ should be used, like in battery and super-capacitor chargers.

The maximum voltages across capacitors  $C_1$  and  $C_2$  are

$$V_{C1max} = V_{C2max} = V_O.$$
 (45)

The maximum current through inductor  $L_1$  is

Ì

**IEEE**Access

and the maximum current through inductor  $L_2$  is

$$I_{L2max} = I_{Omax} + \frac{\Delta I_{L2max}}{2} = I_{omax} + \frac{(1 - D_{min}) V_O}{2f_s L_2}.$$
 (47)

The maximum drain current and the maximum diode current are

$$I_{DSmax} = I_{DMmax} = I_{L1max} + I_{L2max}$$
  

$$\approx I_{Imax} + I_{Omax} = \frac{D_{min}}{1 - D_{min}} I_{omax} + I_{omax}$$
  

$$= \frac{1}{1 - D_{min}} I_{omax}.$$
(48)

### **VI. CAPACITORS OF ZETA CONVERTER**

The equivalent circuit of the coupling capacitor is the combination of capacitance  $C_1$  and its series equivalent resistance (ESR)  $r_{C1}$ , related waveforms are shown in Fig. 6.



# **FIGURE 6.** Waveforms across equivalent components of the coupling capacitor $C_1$ .

For  $0 < t \le DT$ , the current through coupling capacitor  $C_1$  is

$$i_{C1} \approx -I_O, \tag{49}$$

yielding the voltage waveform across capacitance  $C_1$ 

$$v_{C1} = \frac{1}{C_1} \int_0^t i_{C1} dt + v_{C1} (0)$$
  
=  $\frac{1}{C_1} \int_0^t (-I_0) dt + v_{C1} (0) = -\frac{I_0}{C_1} t + v_{C1} (0).$  (50)

Hence,

$$v_{C1}(DT) = -\frac{I_O}{C_1}DT + v_{C1}(0) = -\frac{DI_O}{f_s C_1} + v_{C1}(0) \quad (51)$$

and the peak-to-peak voltage across coupling capacitance  $C_1$  is

$$\Delta v_{C1} = v_{C1}(0) - v_{C1}(DT)$$
  
=  $v_{C1}(0) - \left[ -\frac{DI_0}{f_s C_1} + v_{C1}(0) \right] = \frac{DI_0}{f_s C_1}.$  (52)

This gives the maximum peak-to-peak voltage change across  $C_1$ 

$$V_{C1pp} = \frac{D_{max}I_{Omax}}{f_sC_1},\tag{53}$$

resulting in the maximum coupling capacitance

$$C_1 > C_{1min} = \frac{D_{max}I_{Omax}}{f_s V_{c1pp}}.$$
(54)

The minimum coupling capacitor current is

$$I_{C1min} \approx I_{Omax}.$$
 (55)

During time interval  $DT < t \leq T$ , the coupling capacitor current is

$$I_{C1} \approx I_I = I_O \frac{D}{1 - D} \tag{56}$$

and the voltage waveform across the coupling capacitance  $C_1$  is

$$v_{C1} = \frac{1}{C_1} \int_{DT}^{t} i_{C1} dt + v_{C1} (DT)$$
  
=  $\frac{1}{C_1} \int_{DT}^{t} \frac{DI_0}{1 - D} dt + v_{C1} (0)$   
=  $\frac{DI_0}{1 - D} (t - DT) + v_{C1} (DT)$ . (57)

The maximum current through the coupling capacitance  $C_1$  is

$$I_{C1max} \approx I_I = I_{Omax} \frac{D_{min}}{1 - D_{min}}.$$
 (58)

The maximum peak-to-peak current through the coupling capacitance  $C_1$  is

$$I_{C1ppmax} = I_{C1max} - I_{C1min}$$
  
=  $I_{Imax} - (-I_{Omax}) = I_{Imax} + I_{Omax}$   
=  $\frac{D_{min}I_{Omax}}{1 - D_{min}} - I_{Omax} = \frac{I_{Omax}}{1 - D_{min}}.$  (59)

Hence, the maximum peak-to-peak voltage across resistance  $r_{C1}$  is

$$V_{rC1ppmax} = r_{C1} I_{rC1ppmax} \frac{r_{C1} I_{Omax}}{1 - D},$$
 (60)

producing the the maximum allowed ESR of  $C_1$  is

$$r_{C1max} = V_{rC1ppmax} \frac{1 - D_{min}}{I_{Omax}}.$$
 (61)

The total peak-to-peak voltage ripple of physical capacitor  $C_1$  is

$$V_{r} = V_{C1pp} + V_{rC1pp} = \frac{D_{max}I_{Omax}}{f_{s}C_{1}} + \frac{r_{C1}I_{Omax}}{1 - D_{min}}$$
$$= I_{Omax} \left(\frac{D_{max}}{f_{s}C_{1}} + \frac{r_{C1}}{1 - D_{min}}\right).$$
(62)

#### VII. LOSSES IN THE ZETA CONVERTER

Fig. 7 shows the equivalent circuit of a non-isolated Zeta converter with parasitic resistances and diode offset voltage  $V_F$ .



# FIGURE 7. Equivalent circuit of non-isolated Zeta converter with parasitic resistances and diode offset voltage.

Neglecting the current ripple, the switch current is

$$i_{S} \approx \begin{cases} I_{I} + I_{O} = \frac{I_{O}}{1 - D} & \text{for } 0 < t \le DT; \\ 0 & \text{for } DT < t \le T. \end{cases}$$
(63)

Hence, the rms switch current is

$$I_{Srms} = \sqrt{\frac{1}{T} \int_{0}^{DT} i_{S}^{2} dt} = \sqrt{\frac{1}{T} \int_{0}^{DT} \left(\frac{I_{O}}{1-D}\right)^{2} dt}$$
$$= \frac{I_{O}}{1-D} \sqrt{\frac{1}{T} \int_{0}^{DT} dt} = \frac{I_{O} \sqrt{D}}{1-D},$$
(64)

yielding the mosfet conduction power loss

$$P_{rDS} = r_{DS}I_{Srms}^2 = \frac{Dr_{DS}I_O^2}{(1-D)^2} = \frac{Dr_{DS}}{(1-D)^2R_L}P_O.$$
 (65)

The mosfet turn-on time is  $t_{Ton} = t_{ir} + t_{vf}$ , where  $t_{ir}$  is the drain current rise time and  $t_{vf}$  is the drain-to-source voltage fall time during the mosfet turn-on. Assume that the mosfet turn-off time is  $t_{Toff} = t_{Ton}$ . The drain current is  $i_D \approx I_{DSon} = I_I + I_O = I_O/(1 - D)$  during the mosfet on time. The drain-to-source voltage is  $v_{DS} = V_{DSoff} = V_I + V_O = V_O/D$  during the mosfet off time. Hence, the switching power loss during the turn-on and turn-off mosfet transitions caused by overlapping the drain current waveform  $i_{DS}$  and the drain-to-source waveform  $v_{DS}$  is

$$P_{sw} = \frac{1}{2} f_s(t_{Ton} + t_{Toff}) V_{DSoff} I_{DSon}$$
  
=  $\frac{1}{2} f_s(t_{Ton} + t_{Toff}) (V_i + V_O) (I_I + I_O)$   
=  $\frac{f_s(t_{Ton} + t_{Toff}) V_O I_O}{2D(1 - D)} = \frac{f_s(t_{Ton} + t_{Toff})}{2D(1 - D)} P_O$   
=  $\frac{f_s(t_{Ton} + t_{Toff}) V_O^2}{2D(1 - D) R_L}.$  (66)

The minimum switching power loss occurs at D = 0.5. The total mosfet power loss is

$$P_{FET} = \frac{Dr_{DS}}{(1-D)^2 R_L} P_O + f_s \frac{(t_{Ton} + t_{Toff})}{2D (1-D)} P_O.$$
 (67)

2640

The current through inductor  $L_1$  is

$$i_{L1} \approx I_{L1} = I_I = I_{L1rms} = \frac{I_O D}{1 - D},$$
 (68)

producing the power loss in inductor  $L_2$  ESR  $r_{L2}$  given as

$$P_{rL1} = r_{L1}I_{L1rms}^2 = \frac{D^2 r_{L1}I_O^2}{(1-D)^2} = \frac{D^2 r_{L1}}{(1-D)^2 R_L}P_O.$$
 (69)

The current through the coupling capacitor  $C_1$  can be approximated as

$$i_{C1} \approx \begin{cases} -I_O & \text{for } 0 < t \le DT; \\ I_I & \text{for } DT < t \le T. \end{cases}$$
(70)

The rms value of the coupling capacitor current  $C_1$  is

$$I_{C1rms} = \sqrt{\frac{1}{T}} \int_{0}^{T} i_{C1}^{2} dt$$
  
=  $\sqrt{\frac{1}{T}} \int_{0}^{DT} I_{O}^{2} dt + \frac{1}{T} \int_{DT}^{T} I_{I}^{2} dt$   
=  $\sqrt{DI_{O}^{2} + (1 - D)I_{I}^{2}} = I_{O} \sqrt{\frac{D}{1 - D}}.$  (71)

Thus, the conduction power loss in the coupling capacitor  $C_1$  is

$$P_{rC1} = r_{C1} D I_{C1rms}^2 = \frac{D I_O^2 r_{C1}}{(1-D)} = \frac{D r_{C1}}{(1-D) R_L} P_O.$$
 (72)

The current through the filter capacitor  $C_2$  is

$$i_{C2} = \begin{cases} \frac{\Delta i_{L2}t}{DT} - \frac{\Delta i_{L2}}{2} & \text{for } 0 < t \le DT; \\ \frac{\Delta i_{L2}(t - DT)}{(1 - D)T} + \frac{\Delta i_{L2}}{2} & \text{for } DT < t \le T. \end{cases}$$
(73)

The rms current through the filter capacitor  $C_2$  is

$$I_{C2rms} = \sqrt{\frac{1}{T} \int_0^T i_{C2}^2 dt} = \frac{\Delta i_{L2}}{\sqrt{12}} = \frac{(1-D)V_O}{\sqrt{12}f_s L_2}.$$
 (74)

The power loss in the ESR of the filter capacitor  $C_2$  is given by

$$P_{rC2} = r_{C2}I_{C2rms}^2 = \frac{\Delta i_{L2}^2 r_{C2}}{12} = \frac{(1-D)^2 V_O^2 r_{C2}}{12f_s^2 L_2^2}$$
$$= \frac{(1-D)^2 r_{C2}R_L}{12f_s^2 L_2^2} P_O.$$
 (75)

This power is usually very low and can be neglected.

The current through the inductor  $L_2$  is

$$i_{L2} \approx I_O = I_{L2rms},\tag{76}$$

which gives the power loss in the ESR  $r_{L2}$  of inductor  $L_2$ 

$$P_{rL2} = r_{L2}I_{L2rms}^2 = r_{L2}I_O^2 = \frac{r_{L2}}{R_L}P_O.$$
 (77)

The diode current is

$$i_D \approx \begin{cases} 0 & \text{for } 0 < t \le DT; \\ I_I + I_O = \frac{I_O}{1 - D} & \text{for } DT < t \le T. \end{cases}$$
(78)

The average diode current is approximated by

$$I_D = \frac{1}{T} \int_{DT}^{T} i_D dt = \frac{1}{T} \int_{DT}^{T} \frac{I_O}{1 - D} dt = I_O, \quad (79)$$

yielding the power loss in the diode offset voltage source  $V_F$ 

$$P_{VF} = V_F I_O = \frac{V_F}{V_O} P_O.$$
 (80)

The diode rms current is

$$I_{Drms} = \sqrt{\frac{1}{T} \int_0^T i_D^2 dt} = \sqrt{\frac{1}{T} \int_0^T \left(\frac{I_O}{1-D}\right)^2 dt}$$
$$= \frac{I_O}{\sqrt{1-D}}.$$
(81)

Hence, the power loss in the diode forward resistance is

$$P_{RF} = R_F I_{Drms}^2 = \frac{r_F I_O^2}{1 - D} = \frac{R_F}{R_L (1 - D)} P_O.$$
 (82)

The overall power loss in the diode is

$$P_D = P_{RF} + P_{VF} = \frac{R_F I_O^2}{1 - D} + V_F I_O$$
  
=  $\frac{R_F}{R_L(1 - D)} P_O + \frac{V_F}{V_O} P_O.$  (83)

The total power loss in Zeta converter is

$$P_{LS} = P_{rDS} + P_{sw} + P_D + P_{rL1} + P_{rL2} + P_{rC1} + P_{rC2}$$

$$= \left[ \frac{Dr_{DS}}{(1-D)^2 R_L} + \frac{f_s(t_{Ton} + t_{Toff})}{2D(1-D)} + \frac{R_F}{R_L(1-D)} + \frac{V_F}{V_O} + \frac{D^2 r_{L1}}{(1-D)^2 R_L} + \frac{r_{L2}}{R_L} + \frac{Dr_{C1}}{(1-D) R_L} + \frac{(1-D)^2 r_{C2} R_L}{12 f_s^2 L_2^2} \right] P_O.$$
(84)

### VIII. DESIGN AND EFFICIENCY OF ZETA CONVERTER A. CONVERTER DESIGN PROCEDURE

The efficiency of the Zeta converter is

$$\eta = \frac{P_O}{P_I} = \frac{P_O}{P_I + P_{LS}} = \frac{1}{1 + \frac{P_{LS}}{P_O}},$$
(85)

where

$$\frac{P_{LS}}{P_O} = \frac{V_F}{V_O} + \frac{Dr_{DS}}{(1-D)^2 R_L} + \frac{R_F}{(1-D)R_L} + \frac{D^2 r_{L1}}{(1-D)^2 R_L} + \frac{r_{L2}}{R_L} + \frac{Dr_{C1}}{(1-D)R_L} + \frac{r_{C2}R_L(1-D)^2}{12f_s^2 L_2^2} + \frac{f_s(t_{Ton} + t_{Toff})}{2D(1-D)}.$$
(86)

Taking into account the converter efficiency  $\eta$ , the dc voltage transfer function of the Zeta converter is

$$M_{VDC} = \frac{V_O}{V_I} = \eta \frac{D}{1 - D} = \frac{1}{1 + \frac{P_{LS}}{P_O}} \frac{D}{1 - D}.$$
 (87)

A Zeta converter was designed and simulated for the following specifications:  $V_I = 12 \pm 3$  V,  $V_O = 12$  V,  $I_O = 0.1$ -1 A, and  $P_O = 1.2$ -12 W. This corresponds to  $R_L = 120$ -12  $\Omega$  and  $P_O = 1.2$ -12 W, respectively. The values of the DC voltage transfer function are derived as

$$M_{VDCmin} = \frac{V_O}{V_I max} = 0.81.$$
(88)

$$M_{VDCmax} = \frac{V_O}{V_I min} = 0.67.$$
(89)

According to (87) the nominal duty cycle is  $D_{nom} = 0.526$  at  $V_I = 12$  V, assuming  $\eta = 90\%$ , wile the minimum and the maximum values duty cycle are determined as

$$D_{min} = \frac{M_{VDCmin}}{M_{VDCmin} + \eta} = 0.44 \tag{90}$$

and

$$D_{max} = \frac{M_{VDCmax}}{M_{VDCmax} + \eta} = 0.57,$$
(91)

respectively.

The maximum drain-to-source voltage of the MOSFET and the maximum reverse diode voltage are

$$V_{DSmax} = V_{Imax} + V_O = 27 \text{ V.}$$
 (92)

The maximum currents of the MOSFET and the diode are

$$I_{DSmax} = I_{Dmax} = \frac{I_{Omax}}{1 - D_{min}} = 1.9 \text{ A.}$$
 (93)

This allows for a proper MOSFET and diode selection. Assume the switching frequency  $f_s = 2$  MHz. According to 42, the equivalent inductance is calculated as  $L_p = 8.42 \ \mu$ H. Let us assume  $L_p=11 \ \mu$ H, hence  $L_1 = L_2 = 2L_p = 22 \ \mu$ H.

The peak-to-peak ripple current of capacitor  $C_1$  is

$$\Delta I_{C1max} = \frac{I_{Omax}}{1 - D_{min}} = 1.9 \text{ A.}$$
(94)

and this allows for a maximum capacitor  $C_1$  equivalent series resistance

$$r_{C1max} = \frac{V_{rC1}}{\Delta IC1max} = 16.1 \text{ m}\Omega.$$
(95)

while the resulting capacitance is

$$C_1 > C_{1min} = \frac{I_{Omax}D_{max}}{f_s V C 1pp} = 10.14 \ \mu \text{F.}$$
 (96)

The maximum voltage across capacitor  $C_1$  is  $V_{C1max} = 12$  V. The peak-to-peak ripple current of capacitor  $C_2$  and inductor  $L_2$  is

$$\Delta I_{C2max} = \frac{V_O(1 - D_{min})}{f_s L_2} = 0.14 \text{ A.}$$
(97)

The resulting allowed capacitor  $C_2$  ESR is

$$r_{C2max} = \frac{V_{rC2}}{\Delta I_{C2max}} = 107 \text{ m}\Omega.$$
(98)



**FIGURE 8.** Converter efficiency  $\eta$  as a function of duty cycle *D* at  $V_O = 12$  V and load currents  $I_O = 0.12$ , 0.5, and 1 A for the non-isolated Zeta converter.



**FIGURE 9.** Converter efficiency  $\eta$  as a function of duty cycle *D* at  $V_O = 12$  V and load currents  $I_O = 0.12$ , 0.5, and 1 A, when switching losses are neglected.



**FIGURE 10.** Converter efficiency  $\eta$  as a function of duty cycle *D* at  $V_O = 12$  V and load currents  $I_O = 0.12$ , 0.5, and 1 A, when only switching losses are considered.

Capacitor  $C_2$  value is determined by

$$C_2 > C_{2min} = \frac{max(D_{max}, 1 - D_{min})}{2f_s r_{C2}} = 1.38 \,\mu\text{F.}$$
 (99)

The maximum voltage across capacitor  $C_2$  is  $V_{C2max} = 12$  V.



**FIGURE 11.** Converter efficiency  $\eta$  as a function of  $I_O$  at  $V_O = 12$  V and dc input voltages  $V_I = 9$ , 12, and 15 V.



**FIGURE 12.** Converter efficiency  $\eta$  as a function of  $R_L$  at  $V_O = 12$  V and at input voltages  $V_I = 9$ , 12, and 15 V.



**FIGURE 13.** DC voltage transfer functions  $M_{VDC}$  as a function of the duty cycle *D* at  $I_O = 1$  A (1) for a loss-less converter  $V_O = 12$  V, (2) a lossy converter at  $V_O = 12$  V, (3) for lossy converter at  $V_I = 12$  V.

The parasitic components values utilized in the simulations are as follows:  $r_{DS} = 182 \text{ m}\Omega$ ,  $t_{ri} = 4 \text{ ns}$ ,  $t_{fv} = 3 \text{ ns}$ ,  $V_F = 0.4 \text{ V}$ ,  $R_F = 17 \text{ m}\Omega$ ,  $r_{L1} = 132 \text{ m}\Omega$ ,  $r_{L2} = 52 \text{ m}\Omega$ ,  $r_{C1} = 6 \text{ m}\Omega$ , and  $r_{C2} = 140 \text{ m}\Omega$ .



**FIGURE 14.** Power mosfet switching losses  $P_{loss}$  as a function of the duty cycle *D* at  $V_0 = 12$  V.



**FIGURE 15.** Conduction power losses  $P_{cond}$  as a function of duty cycle *D* (with *D* ranging from 0.01 to 0.99) at  $V_0 = 12$  V.



**FIGURE 16.** Conduction power losses  $P_{cond}$  as a function of duty cycle *D* (with *D* ranging from 0.05 to 0.95) at  $V_0 = 12$  V.

# **B. EFFICIENCY ANALYSIS**

Fig. 8 shows the converter efficiency  $\eta$  as a function of duty cycle *D* at  $V_O = 12$  V for at three values of the load current



**FIGURE 17.** Inductor  $L_1$  ESR power loss  $P_{L1}$  as a function of duty cycle *D* (with *D* ranging from 0.05 to 0.95) at  $V_0 = 12$  V.



FIGURE 18. Designed, assembled, and experimentally tested circuit.



FIGURE 19. Experimental test setup.

 $I_O = 0.12, 0.5, \text{ and } 1 \text{ A}, \text{ i.e., at } R_L = 10, 24, \text{ and } 12 \Omega \text{ and } P_O = 1.44, 6, \text{ and } 12 \text{ W}, \text{ respectively.}$ 

The switching frequency is  $f_s = 2$  MHz Assuming that the converter efficiency is  $\eta = 90\%$ , the duty cycle calculated from (30) is  $D_{min} = 0.473$  at  $V_{Imax} = 15$  V, and  $D_{max} = 0.599$  at  $V_{Imin} = 9$  V. It can be observed that the converter efficiency  $\eta$  is high for D in the range from 0.1 to 0.8, and it is low for D = 0.0.1 and D = 0.8-1. As D become close to 0 or 1, the term 1/D(1-D) present in  $P_{sw}$ 



**FIGURE 20.** Converter efficiency at  $R_L = 12 \Omega$  (Blue plots),  $R_L = 6 \Omega$  (Red plots), and  $R_L = 3 \Omega$  (Black plots). C Continuous line: analytical, dashed line: simulations, dots: experimental.



**FIGURE 21.** Converter dc voltage transfer function at  $R_L = 12 \Omega$  (Blue plots),  $R_L = 6 \Omega$  (Red plots), and  $R_L = 3 \Omega$  (Black plots). Continuous line: analytical, dashed line: simulations, dots: experimental.

approaches infinity and, therefore, the efficiency decreases to 0. Fig. 9 shows the converter efficiency, when the switching losses  $P_{sw}$  are neglected. In this case, the efficiency does not decrease at D = 0, but it still does at D = 1. Fig. 10 shows the converter efficiency when only stitching losses are considered, demonstrating that switching losses contribute to the efficiency reduction both at D = 0 and D = 1.

The converter efficiency  $\eta$  is depicted in Fig. 11 as a function of the load current  $I_O$  at  $V_O = 12$  V and at three values of the dc input voltage  $V_I = 9$ , 12, and 15 V. As seen, the converter efficiency  $\eta$  linearly decreases when load current  $I_O$  is increased. It also decreases as the dc input voltage  $V_I$  decreases.



**FIGURE 22.** Experimental waveforms at  $V_0 = 12$  V, and  $R_L = 6 \Omega$ . Horizontal axis, time, 10  $\mu$ s/div. a) D = 0.4. Vertical axis: inductor  $i_{L1}$  current (1 A/div), upper trace; voltage across the mosfet  $v_S$ , lower trace. (b) D = 0.4. Vertical axis: inductor  $i_{L2}$  current (1 A/div), upper trace; voltage across the diode  $v_D$  (50 V/div). (c) D = 0.5. Vertical axis: inductor  $i_{L1}$  current (1 A/div), lower trace; voltage across the mosfet  $v_S$  (100 V/div), lower trace. (d) D = 0.5. Vertical axis: inductor  $i_{L1}$  current (1 A/div), lower trace; voltage across the mosfet  $v_S$  (100 V/div), lower trace. (d) D = 0.5. Vertical axis: inductor  $i_{L2}$  current (1 A/div), upper trace, voltage across the diode  $v_D$  (50 V/div), lower trace. (e) D = 0.6. Vertical axis: inductor  $i_{L1}$  current (0.5 A/div), upper trace, voltage across the mosfet  $v_S$  (50 V/div), lower trace. (f) D = 0.6. Vertical axis: inductor  $i_{L2}$  current (0.5 A/div), lower trace; voltage across the diode  $v_D$  (50 V/div), lower trace; voltage across the diode  $v_D$  (50 V/div), lower trace, voltage across the mosfet  $v_S$  (50 V/div), lower trace. (f) D = 0.6. Vertical axis: inductor  $i_{L2}$  current (0.5 A/div), lower trace; voltage across the diode  $v_D$  (50 V/div), lower trace; voltage across the diode  $v_D$  (50 V/div), lower trace; voltage across the diode  $v_D$  (50 V/div), lower trace; voltage across the diode  $v_D$  (50 V/div), lower trace; voltage across the diode  $v_D$  (50 V/div), lower trace; voltage across the diode  $v_D$  (50 V/div), lower trace).

Fig. 12 shows the converter efficiency  $\eta$  as a function of the load resistance  $R_L$  at  $V_O = 12$  V and at three values of the dc input voltage  $V_I = 9$ , 12, and 15 V. The efficiency  $\eta$  increases as the load resistance  $R_L$  was increased and it is higher at higher voltages  $V_I$ .

Fig. 13 shows a comparison of the dc voltage transfer function  $M_{VDC}$  as a function of duty cycle D for three cases:

- 1) the loss-less converter with  $V_O = 12$  V,  $I_O = 1$  A  $(R_L = 12 \Omega)$ , and variable dc input voltage  $V_I$ ,
- 2) the lossy converter with  $V_O = 12$  V,  $I_O = 1$  A  $(R_L = 12 \Omega)$ , and variable dc input voltage  $V_I$ ,
- 3) for the lossy converter with  $V_I = 12$  V,  $I_O = 1$  A, and variable dc output voltage  $V_O$ .

For the lossy converter, the dc transfer function  $M_{VDC}$  is low for the duty cycle *D* close to 1. This is because the efficiency is low at high values of the duty cycle *D*.

# IX. CASE STUDY, SIMULATION, AND EXPERIMENTAL RESULTS

# A. EXPERIMENTAL CONVERTER DESIGN

To validate the theoretical derivations, a Zeta converter was designed according to the following design specifications and, then, simulated and experimentally tested. The converter was designed to operate at a minimum output power  $P_{Omin} = 12$  W, a maximum output power  $P_{Omax} = 48$  W, at a constant output voltage  $V_O = 12$  V, for an input voltage ranging from  $V_{Imin} = 10$  V to  $V_{Imax} = 22.5$  V. Assuming the converter efficiency  $\eta = 0.8$ , according to (30), the duty cycle is in a range determined as follows:

$$D_{min} = \frac{M_{VDCmin}}{M_{VDCmin} + \eta} = \frac{12/22.5}{12/22.5 + 0.8} = 0.4 \tag{100}$$

and

$$D_{max} = \frac{M_{VDCmax}}{M_{VDCmax} + \eta} = \frac{12/10}{12/10 + 0.8} = 0.6.$$
 (101)

The switching frequency  $f_s = 100$  kHz was chosen and from (37), one can derive

$$L_{pmin} = \frac{0.125 \times 12}{100 \times 10^3 \times 12} = 1.25 \ \mu \text{H.}$$
(102)

According to (39) and (40) assuming a = 1, the minimum value of the converter inductance is  $L_{1min} = L_{2min} = 2.5 \ \mu$ H. According to (59), the voltage ripple  $V_{C1pp} = 150 \text{ mV}$  was achieved if  $C_1 = 47 \ \mu$ F. Similarly, according to [20] a capacitance  $C_2 = 50 \ \mu$ F allows the output voltage ripple  $V_{C2pp} = V_{Opp} = 100 \text{ mV}$  to be achieved.

#### **B. SIMULATIONS AND EXPERIMENTAL RESULTS**

The designed and tested circuit, is shown in Fig. 18, here, two inductors  $L_1 = L_2 = 47 \ \mu H$  were utilized to achieve the CCM operation over the entire load range. Both the inductors were 7443763540470 devices with a rated current  $I_L = 32$  A, a maximum inductor dc resistance  $r_{DC(max)} = 6.38 \text{ m}\Omega$ , and a self-resonance frequency  $f_{self} = 6$  MHz. The capacitors utilized in the experimental circuit were two MKP1848S65050JYF ceramic devices with a capacitance  $C_1 = C_2 = 50 \ \mu F$  each. The experimental circuit was built and the breadboard is shown in Fig. 18, which shows the inductors and te capacitors, as well as the heat sink of the TP65H023WS power mosfet, which is an N-channel device, TO-247 package, GaN device with  $V_{DS} = 650$  V,  $I_D = 46.5$  A, and  $r_{DS(on)} = 41$  m $\Omega$ , and that of the IDW40G65C5 device, which is a SiC Schottky diode, PG-TO247 package, with  $V_{DC} = 650$  V,  $I_F = 40$  A, and  $R_F = 12.5 \text{ m}\Omega$ . The circuit was both simulated with LT Spice and experimentally tested at  $V_I = 22.5$  V, 15 V, and 10 V, which resulted in  $V_O = 12$  V at D = 0.4, 0.5, and 0.6,respectively. The experimental set-up is shown in Fig. 19.

Fig. 20 shows the plots of the converter efficiency and Fig. 21 shows the plots of the dc voltage transfer function, according to the values resulting from the analytical derivation introduced in this paper, the LT Spice simulations and the measurements of the experimental circuit. The simulations and the experimental tests were performed at a constant output voltage  $V_O = 12$  V, several values of input voltage, and a variable load, with  $I_O = 1$  A, 2 A, and 4 A.

The theoretical derivation results were in agreement with those of simulations and experimental tests. According to theoretical derivations, the power losses increase at high values of D and, therefore, the efficiency become low when D > 0.6. The dc voltage transfer function is affected by losses only at higher values of the output current.

The waveforms of  $i_{L1}$ ,  $v_S$ ,  $i_{L2}$ , and  $v_D$  are plotted in Figs. 22 (a) and (b) at D = 0.4, in Figs. 22 (c) and (d), and in Figs. 22 (e) and (f) at D = 0.6.

#### **X. CONCLUSION**

The analysis of the non-isolated DC-DC PWM Zeta DC-DC PWM or steady-state CCM operation has been presented. The analysis gave insight on the electrical behaviour of the converter, expecially referring to the DC transfer function, losses due to parasitics and converter efficiency. A design procedure has been derived by using the equations to size the reactive elements, which have been derived and used to design a prototype of the converter. The theoretical results have been verified by simulations with LTSpice and experimental tests. The analysis on the losses and the efficiency highlighted that efficiency the power losses are high and the converter efficiency is low at the duty cycle Dclose to 0 and 1. At duty cycle D close to 0, switching losses are high, reducing the efficiency  $\eta$  while conduction losses are low. At duty cycle D close to 1, both the conduction and switching losses are high, reducing the efficiency  $\eta$  and the voltage conversion ratio  $M_{VDC}$ . The Zeta converter topology can be used in place of buck and boost cascaded converters to achieve a dc output voltage lower and higher than the dc input voltage. Moreover this converter is extremely useful due to its ripple distribution in PV and SC related applications. Therefore, the derived equations and dependencies are a key asset for the correct sizing of an energy conversion system when high efficiencies are mandatory as in energy harvesting scenarios.

Finally, the complete circuit analysis of this converter represent the base for the development, as a future work, of the converter small-signal models, applicable in the design of the converter control circuit and also for the development of specific applications such as maximum power point tracking for photovoltaic sources or dynamic current adjustment for supercapacitors DC links.

#### REFERENCES

- M. K. Kazimierczuk and J. J. Jozwik, "Optimal topologies of resonant DC/DC converters," *IEEE Trans. Aerosp. Electron. Syst.*, vol. 25, no. 3, pp. 363–372, May 1989.
- [2] J. J. Jozwik and M. K. Kazimierczuk, "Dual sepic PWM switching-mode DC/DC power converter," *IEEE Trans. Ind. Electron.*, vol. 36, no. 1, pp. 64–70, Feb. 1989.
- [3] A. Ayachit, A. Reatti, and M. K. Kazimierczuk, "Small-signal modeling of PWM dual-SEPIC DC–DC converter by circuit averaging technique," in *Proc. IECON 42nd Annu. Conf. IEEE Ind. Electron. Soc.*, Florence, Italy, Oct. 2016, pp. 3606–3611, doi: 10.1109/IECON.2016.7793030.
- [4] D. Murthy-Bellur and M. K. Kazimierczuk, "Isolated two-transistor zeta converter with reduced transistor voltage stress," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 58, no. 1, pp. 41–45, Jan. 2011, doi: 10.1109/TCSII.2010.2092829.
- [5] M. R. Banaei and H. A. F. Bonab, "A high efficiency nonisolated buck-boost converter based on ZETA converter," *IEEE Trans. Ind. Electron.*, vol. 67, no. 3, pp. 1991–1998, Mar. 2020, doi: 10.1109/TIE.2019.2902785.
- [6] S. Singh, B. Singh, G. Bhuvaneswari, and V. Bist, "Power factor corrected zeta converter based improved power quality switched mode power supply," *IEEE Trans. Ind. Electron.*, vol. 62, no. 9, pp. 5422–5433, Sep. 2015, doi: 10.1109/TIE.2015.2415752.
- [7] B. Zhu, G. Liu, Y. Zhang, Y. Huang, and S. Hu, "Single-switch high step-up zeta converter based on coat circuit," *IEEE Access*, vol. 9, pp. 5166–5176, 2021, doi: 10.1109/ACCESS.2020.3048388.
- [8] A. M. S. S. Andrade and M. L. D. S. Martins, "Quadratic-boost with stacked zeta converter for high voltage gain applications," *IEEE J. Emerg. Sel. Topics Power Electron.*, vol. 5, no. 4, pp. 1787–1796, Dec. 2017, doi: 10.1109/JESTPE.2017.2706220.
- [9] M. S. Bhaskar, N. Gupta, S. Selvam, D. J. Almakhles, P. Sanjeevikumar, J. S. M. Ali, and S. Umashankar, "A new hybrid zeta-boost converter with active quad switched inductor for high voltage gain," *IEEE Access*, vol. 9, pp. 20022–20034, 2021, doi: 10.1109/ACCESS.2021. 3054393.

- [10] C.-Y. Chan, "Adaptive sliding-mode control of a novel buck-boost converter based on zeta converter," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 69, no. 3, pp. 1307–1311, Mar. 2022, doi: 10.1109/TCSII.2021.3107315.
- [11] S. Narula, B. Singh, and G. Bhuvaneswari, "Power factor corrected welding power supply using modified zeta converter," *IEEE J. Emerg. Sel. Topics Power Electron.*, vol. 4, no. 2, pp. 617–625, Jun. 2016, doi: 10.1109/JESTPE.2015.2500610.
- [12] R. Ridley, "Analyzing the SEPIC converter," in *Power Systems Design Europe Magazine*. Dallas, TX, USA: Texas Instruments, Nov. 2006, pp. 14–18. [Online]. Available: https://e2e.ti.com/cfs-file/\_key/communityserver-discussions-components-files/234/Sepic-Analysis.pdf
- [13] S. Selvam, M. Sannasy, and M. Sridharan, "Analysis and design of twoswitch enhanced gain SEPIC converter," *IEEE Trans. Ind. Appl.*, vol. 59, no. 3, pp. 3552–3561, May/Jun. 2023, doi: 10.1109/TIA.2023.3242237.
- [14] Y. Liu, X. Huang, Y. Dou, Z. Ouyang, and M. A. E. Andersen, "GaN-based ZVS bridgeless dual-SEPIC PFC rectifier with integrated inductors," *IEEE Trans. Power Electron.*, vol. 36, no. 10, pp. 11483–11498, Oct. 2021, doi: 10.1109/TPEL.2021.3070961.
- [15] M. K. Kazimierczuk, Pulse-Width Modulated DC-DC Power Converters, 2nd ed. Chichester, U.K.: Wiley, 2016.
- [16] E. Vuthchhay and C. Bunlaksananusorn, "Dynamic modeling of a zeta converter with state-space averaging technique," in *Proc. 5th Int. Conf. Electr. Eng./Electron., Comput., Telecommun. Inf. Technol.*, Krabi, Thailand, May 2008, pp. 969–972, doi: 10.1109/ECTICON.2008.4600593.
- [17] E. Vuthchhay, C. Bunlaksananusorn, and H. Hirata, "Dynamic modeling and control of a zeta converter," in *Proc. Int. Symp. Commun. Inf. Technol.*, Vientiane, Laos, Oct. 2008, pp. 498–503, doi: 10.1109/ISCIT.2008.4700242.
- [18] M. Bindi, F. Corti, F. Grasso, A. Luchetta, S. Manetti, M. C. Piccirilli, and A. Reatti, "Failure prevention in DC–DC converters: Theoretical approach and experimental application on a zeta converter," *IEEE Trans. Ind. Electron.*, vol. 70, no. 1, pp. 930–939, Jan. 2023.
- [19] J. Falin, "Designing DC/DC converters based on ZETA topology," Analog Appl. J., High-Perform. Analog Products, Texas Instrum. Incorporated, Dallas, TX, USA, Appl. Note SLYT372, 2010.
- [20] M. K. Kazimierczuk, G. M. Lozito, F. Corti, and A. Reatti, "Accurate design of output filter for DC–DC PWM buck converter and derived topologies," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 70, no. 4, pp. 1786–1794, Apr. 2023, doi: 10.1109/TCSI.2023.3238209.



MARIAN K. KAZIMIERCZUK (Life Fellow, IEEE) received the M.S., Ph.D., and D.Sc. degrees in electronics engineering from the Department of Electronics, Warsaw University of Technology, Warsaw, Poland, in 1971, 1978, and 1984, respectively. From 1972 to 1978, he was a Teaching and Research Assistant with the Department of Electronics, Institute of Radio Electronics, Warsaw University of Technology, where he was an Assistant Professor, from 1978 to 1984.

In 1984, he was a Project Engineer with Design Automation Inc., Lexington, MA, USA. From 1984 to 1985, he was a Visiting Professor with the Department of Electrical and Computer Engineering, Virginia Polytechnic Institute and State University, Blacksburg, VA, USA. Since 1985, he has been with the Department of Electrical Engineering, Wright State University, Dayton, OH, USA, where he is currently an University Distinguished Professor. He has authored/coauthored more than 250 peer-reviewed journal articles and 270 conference papers and seven books, such as Electronic Devices: A Design Approach (Prentice Hall/Pearson, 2004), Laboratory Manual for Electronic Devices: A Design Approach (Prentice Hall/Pearson, 2004), Resonant Power Converters (Wiley, Second Edition, 2011), Pulse-Width Modulated DC-DC Power Converters (Wiley, Second Edition, 2016), Laboratory Manual for Pulse-Width Modulated DC-DC Power Converters (Wiley, 2016), High-Frequency Magnetic Components (Wiley, Second Edition, 2014), RF Power Amplifiers (Wiley, Second Edition, 2015), and Average Current-Mode Control of DC-DC Power Converters (Wiley, 2022). He holds eight patents. His research interests include high-frequency highefficiency switching-mode tuned power amplifiers, resonant and pulse-width modulated dc-dc power converters, dc-ac inverters, high-frequency softswitching rectifiers, electronic ballasts, modeling and control of converters,

new converter topologies, renewable energy sources, power factor correction, and wide-band gap power semiconductor devices. He received the Presidential Research, Teaching, and Service Awards and the Trustee's Award from Wright State University. He won the Best Paper Award from *IET Power Electronics* in 2012. He served as an Associate Editor for IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS—I: REGULAR PAPERS, *Journal* of Circuits, Systems, and Computers, IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, *International Journal of Circuits Theory and Applications*, and *IET Circuits, Devices and Systems*.



**FABIO CORTI** (Member, IEEE) received the M.S. degree in electrical and automation engineering and the Ph.D. degree in industrial engineering from the University of Florence, Italy, in 2016 and 2019, respectively. From 2020 to 2022, he was a Postdoctoral Research Fellow with the University of Perugia. He is currently an Assistant Professor with the University of Florence. His research interests include modeling and control of DC–DC PWM and resonant converters, wireless power transfer, and electric vehicle powertrain.



**GABRIELE MARIA LOZITO** (Member, IEEE) was born in Rome, Italy, in 1984. He received the master's degree in electronics engineering and the Ph.D. degree in soft-computing techniques on embedded systems from Roma Tre University, Italy, in 2010 and 2016, respectively. He was a Visiting Researcher with the National Physical Laboratory (NPL), London. He is currently an Assistant Professor with the University of Florence, with a focus on circuit modeling for

renewable energy applications. He has published his research in several international journals, including IEEE TRANSACTIONS. His research interests include machine learning and optimization algorithms, embedded devices implementations, and magnetic materials modeling. He served as the Chair for IEEE Conferences.



**ALBERTO REATTI** (Member, IEEE) received the degree in electronics engineering from the University of Florence, Italy, in 1988, and the Ph.D. degree from the University of Bologna, Bologna, Italy, in 1993. In 1992, he was an Associate Researcher with the Department of Electrical Engineering, Wright State University, Dayton, OH, USA. He has been an Associate Professor with the Department of Information Engineering, University of Florence, since 2000.

He is responsible for agreements of cultural and scientific cooperation with the Department of Information Engineering and the Head of the Patent and Technology Transfer Board, University of Florence. He has authored or coauthored more than 110 articles, including those appeared in IEEE TRANSACTIONS and journals. He holds two patents. His current research interests include high-frequency, resonant and pulse-width modulated dc–dc power converters, dc–ac inverters, modeling and control of converters, high-frequency magnetic devices, renewable power sources, energy saving, wireless power transfer, and investigations on reliability of switching power converters. He served as the Chairperson for the Power Electronic and Power Systems Committee of IEEE CAS Society.

....

Open Access funding provided by 'Università degli Studi di Firenze' within the CRUI CARE Agreement